DocumentCode :
3149132
Title :
Cell Compilation with Constraints
Author :
Lursinsap, Chidchanok ; Gajski, D.
Author_Institution :
Department of Computer Science, University of Illinois at Urbana-Champaign, Urbana, IL
fYear :
1984
fDate :
25-27 June 1984
Firstpage :
103
Lastpage :
108
Abstract :
This paper describes a cell compiler that translates cell descriptions given in form of Boolean equations including pass transistors into layout descriptions in Caltech Intermediate Form (CIF). The translation process is constrained by given height and width of the cell and the position of each I/O signal on the boundary of the cell. Furthermore, the size of each transistor as well as power consumption can be arbitrarily chosen. This cell compiler allows routing through the cell in any direction. The cell architecture is based on PLA structures.
Keywords :
Algorithm design and analysis; Computer science; Delay effects; Digital systems; Energy consumption; Libraries; Logic circuits; Programmable logic arrays; Routing; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1984. 21st Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0542-1
Type :
conf
DOI :
10.1109/DAC.1984.1585781
Filename :
1585781
Link To Document :
بازگشت