DocumentCode :
3149234
Title :
Chip Layout Optimization Using Critical Path Weighting
Author :
Dunlop, A.E. ; Agrawal, V.D. ; Deutsch, D.N. ; Jukl, M.F. ; Kozak, P. ; Wiesel, M.
Author_Institution :
AT$#x0026;T Bell Laboratories, Murray Hill, NJ
fYear :
1984
fDate :
25-27 June 1984
Firstpage :
133
Lastpage :
136
Abstract :
A chip layout procedure for optimizing the performance of critical timing paths in a synchronous digital circuit is presented. The procedure uses the path analysis data produced by a static timing analysis program to generate weights for critical nets on clock and data paths. These weights are then used to bias automatic placement and routing in the layout program. This approach is shown to bring the performance of the chip significantly closer to that of an ideal layout which is assumed to have no delay due to routing between cells.
Keywords :
Analytical models; Circuit optimization; Clocks; Data analysis; Delay estimation; Digital circuits; Flip-flops; Frequency; Routing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1984. 21st Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0542-1
Type :
conf
DOI :
10.1109/DAC.1984.1585786
Filename :
1585786
Link To Document :
بازگشت