DocumentCode :
3150297
Title :
Performance Verification of Circuits
Author :
Mar, Jerry ; Wei, You-Pang
Author_Institution :
Intel Corporation, Santa Clara, CA
fYear :
1984
fDate :
25-27 June 1984
Firstpage :
479
Lastpage :
483
Abstract :
This paper describes a multi-level simulation strategy for verifying and optimizing VLSI circuit performance. Circuit simulation alone is insufficient for ensuring that VLSI designs meet performance targets. To meet VLSI needs, a tri-level family of simulation tools consisting of critical path analyzers, parasitic timing simulators, and circuit simulators is proposed. The relationship and interface between these tools, including how they combine "tops-down" and "bottoms-up" design methodologies, and some results from the initial implementation of this strategy in actual VLSI product designs are also discussed.
Keywords :
Performance verification; circuit simulation; design methodology; Analytical models; Circuit optimization; Circuit simulation; Design automation; Design methodology; Design optimization; Manufacturing processes; SPICE; Timing; Very large scale integration; Performance verification; circuit simulation; design methodology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1984. 21st Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0542-1
Type :
conf
DOI :
10.1109/DAC.1984.1585841
Filename :
1585841
Link To Document :
بازگشت