DocumentCode :
3150363
Title :
VLSI Test Expertise System Using a Control Flow Model
Author :
Saucier, G. ; Bellon, C.
Author_Institution :
Laboratoire "Circuits et Systemes" - Institut IMAG, Saint Martin D\´\´heres Cedex - France
fYear :
1984
fDate :
25-27 June 1984
Firstpage :
497
Lastpage :
503
Abstract :
The automatic generation of test programs for VLSI circuits and systems remains an unanswered wish. The solution seems to be a computerized expert aid, integrated in a whole system for circuit design. This paper outlines the concepts of an intelligent agent whose aims are to help the designer in appraising the diagnosability of the device or the system under design, to suggest design modifications, to generate test patterns for elementary modules and to assemble the basic test sequences into a test program for the whole circuit. Emphasis is put in this paper on this last task, especially for systems described by a control flow model (CADOC langage) which is suitable for VLSI circuits like general purpose or dedicated microprocessors, distributed controllers, etc... The CAT system works like an intelligent assistant for test program generation and like an expert system for the diagnosis on the chip.
Keywords :
Appraisal; Automatic control; Automatic testing; Circuit synthesis; Circuit testing; Circuits and systems; Control system synthesis; Intelligent agent; System testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1984. 21st Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0542-1
Type :
conf
DOI :
10.1109/DAC.1984.1585844
Filename :
1585844
Link To Document :
بازگشت