DocumentCode :
3150371
Title :
A Gate Level Model for CMOS Combinational Logic Circuits with Application to Fault Detection
Author :
Reddy, Sudhakar M. ; Agrawal, Vishwani D. ; Jain, Sunil K.
Author_Institution :
Department of Electrical and Computer Engineering, University of Iowa, Iowa City, Iowa
fYear :
1984
fDate :
25-27 June 1984
Firstpage :
504
Lastpage :
509
Abstract :
A procedure to derive gate level equivalent circuits for CMOS combinational logic circuits is given. The procedure leads to a model containing AND, OR and NOT gates. Specifically it does not require memory elements as does an earlier model and also uses fewer gates. It is shown that tests for classical stuck-at-0 and stuck-at-1 faults in the equivalent circuit can be used to detect line stuck-at, stuck-open and stuck-on faults in the modeled CMOS circuit.
Keywords :
CMOS logic circuits; CMOS technology; Circuit faults; Circuit testing; Combinational circuits; Electrical fault detection; Logic circuits; Logic gates; Logic testing; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1984. 21st Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0542-1
Type :
conf
DOI :
10.1109/DAC.1984.1585845
Filename :
1585845
Link To Document :
بازگشت