DocumentCode :
3150473
Title :
An MOS Digital Network Model on a Modified Thevenin Equivalent for Logic Simulation
Author :
Takahashi, Tsuyoshl ; Kojima, Satoshi ; Yamashiro, Osamu ; Eguchi, Kazuhiko ; Fukuda, Hideki
Author_Institution :
Musashi Works of Hitachi Ltd., Tokyo, Japan
fYear :
1984
fDate :
25-27 June 1984
Firstpage :
549
Lastpage :
555
Abstract :
A novel analytical model of MOS digital networks, which is based on a modified Thevenin equivalent, is described. The model can handle all the primary circuits inherent in MOS technology, such as transistor logics, wired-ORs, tri-state circuits, charge-share operation, and bidirectional pass transistors etc., with precise estimation of delay time. The model has been implemented in a logic/fault simulator, named HASL-GT. Performance of 4 to 10 k events/sec has been obtained on HITAC M-200H(8MIPS). Fault simulation capability has also been implemented using the concurrent method.
Keywords :
Analytical models; Circuit faults; Circuit simulation; Computational modeling; Delay estimation; Logic circuits; Logic design; MOSFETs; Resistors; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1984. 21st Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0542-1
Type :
conf
DOI :
10.1109/DAC.1984.1585851
Filename :
1585851
Link To Document :
بازگشت