DocumentCode :
3150934
Title :
Combine and Top Down Block Placement Algorithm for Hierarchical Logic VLSI Layout
Author :
Kozawa, Tokinori ; Miura, Chihei ; Terai, Hidekazu
Author_Institution :
Central Research Laboratory, Hitachi Ltd., Tokyo, JAPAN
fYear :
1984
fDate :
25-27 June 1984
Firstpage :
667
Lastpage :
669
Abstract :
A Combine and TOP down placement (CTOP) algorithm for determination of relative placement of blocks which are set of cells is presented. The objective functions of the CTOP algorithm are to minimize inter-block wiring space and dead space using a combine value P. P is defined as the combination of the connectivity and dead space factor. With use of the CTOP algorithm, chip size in our example is about 6% smaller than with manual block placement. In the experiment reported on here, we used the same automatic placement and routing program for intra-block design.
Keywords :
Design automation; Feeds; Laboratories; Logic design; Routing; Shape; Very large scale integration; Wire; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1984. 21st Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0542-1
Type :
conf
DOI :
10.1109/DAC.1984.1585876
Filename :
1585876
Link To Document :
بازگشت