DocumentCode :
3151137
Title :
Deadlock Analysis in the Design of Data-Flow Circuits
Author :
Jhon, Chu S. ; Keller, Robert M.
Author_Institution :
Electrical and Computer Engineering Department, University of Iowa, Iowa City, Iowa
fYear :
1984
fDate :
25-27 June 1984
Firstpage :
705
Lastpage :
707
Abstract :
One means of making VLSI design tractable is to proceed from a high-level specification of a circuit in terms of functionality, to the circuit level. A notable error which may occur in a topdown design starting with a data-flow graph representation of a circuit is a design inconsistency due to deadlock. This paper attempts to further develop the theoretical basis for algorithms which analyze the deadlock property of circuits on the basis of their data-flow graph representations. A systematic scheme to verify the absence of deadlock in data-flow graphs is also presented.
Keywords :
Algorithm design and analysis; Binary decision diagrams; Circuit faults; Circuit synthesis; Cities and towns; Computer errors; Design engineering; Integrated circuit interconnections; System recovery; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1984. 21st Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0542-1
Type :
conf
DOI :
10.1109/DAC.1984.1585889
Filename :
1585889
Link To Document :
بازگشت