DocumentCode :
3152342
Title :
An Algorithm for Design Rule Checking on a Multiprocessor
Author :
Bier, George E. ; Pleszkun, Andrew R.
Author_Institution :
The University of Wisconsin-Madison Computer Sciences Department, Madison, WI
fYear :
1985
fDate :
23-26 June 1985
Firstpage :
299
Lastpage :
304
Abstract :
Design rules and the problem of design rule checking are introduced. The critical problem of design rule checking is the execution time required to check a complete chip. Proposed solutions try to take advantage of hierarchical aspects of a layout. The algorithm presented in this paper proposes a different approach. Observing that design rule checking is a very local operation, a method is described for partitioning a design for checking on a multiprocessor. An implementation is described and results are given for runs on a single processor. These results indicate that speedup proportional to the number of processors is possible.
Keywords :
Algorithm design and analysis; Computer errors; Error correction; Geometry; Partitioning algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1985. 22nd Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0635-5
Type :
conf
DOI :
10.1109/DAC.1985.1585956
Filename :
1585956
Link To Document :
بازگشت