DocumentCode
3152609
Title
A Subjective Review of Compaction
Author
Cho, Y. Eric
Author_Institution
CALMA Company, Electronics R&D, Milpitas, CA
fYear
1985
fDate
23-26 June 1985
Firstpage
396
Lastpage
404
Abstract
Compaction is the CAD tool used to pack rough sketches or symbolic diagrams to produce IC layouts. Manual compaction is tedious, time-consuming, and error-prone; automated compaction tools can greatly shorten the layout design cycle. This paper reviews the historical background and the major developments in the field of compaction, emphasizing subjective evaluations rather than objective descriptions. The major approaches covered are constraint-graph, shear-line, and virtual-grid. Various ideas for further reducing chip area (such as inserting jog points, shortening wires, dense packing, 2-D compaction, and interactive tools) are also discussed. Because of the critical role of efficient algorithms in VLSI CAD systems, analyses of computational complexities are also included.
Keywords
Algorithm design and analysis; Buildings; Compaction; Computational complexity; Design automation; Integrated circuit layout; Production; Research and development; Very large scale integration; Wires;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation, 1985. 22nd Conference on
ISSN
0738-100X
Print_ISBN
0-8186-0635-5
Type
conf
DOI
10.1109/DAC.1985.1585971
Filename
1585971
Link To Document