DocumentCode :
3152804
Title :
Synthesis of Optimal Clocking Schemes
Author :
Park, Nohbyung ; Parker, Alice
Author_Institution :
Department of Electrical Engneering - Systems, University of Southern California, Los Angeles, CA
fYear :
1985
fDate :
23-26 June 1985
Firstpage :
489
Lastpage :
495
Abstract :
Clocking scheme synthesis includes the partitioning of functions into time steps, the number of clock phases, the length of each phase, (i.e. how to pipeline) and the assignment of functions to clock phases; each of these choices affects performance. Some important problems of clocking scheme synthesis are examined. Two efficient and powerful algorithms which synthesize near optimal clocking schemes have been programmed. These algorithms are applied to synthesis and/or performance evaluation of a design in progress. Optimizing the speed of a previously designed system is also considered.
Keywords :
Algorithm design and analysis; Buffer storage; Clocks; Contracts; Design optimization; Digital systems; Engines; Partitioning algorithms; Phase estimation; Pipelines;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1985. 22nd Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0635-5
Type :
conf
DOI :
10.1109/DAC.1985.1585986
Filename :
1585986
Link To Document :
بازگشت