DocumentCode :
3153312
Title :
Electrical Optimization of PLAs
Author :
Hedlund, Kye S.
Author_Institution :
Department of Computer Science, University of North Carolina, Chapel Hill, NC
fYear :
1985
fDate :
23-26 June 1985
Firstpage :
681
Lastpage :
687
Abstract :
This work addresses the problem of improving an nMOS PLA´s speed and power consumption through modifications to the transistor sizes in the PLA. A simplified model of gate delay (lumped RC model) is used that allows rapid estimation of delays thus allowing interactive computation of optimal transistor sizes. Algorithms are presented for: a) minimization of delay through the PLA b) minimization of power consumption subject to a bound on maximum delay. Both these minima are computed subject to bounds on the transistor sizes. A prototype electrical optimization tool was compared to the PLA generation tools in the Berkeley CAD tools package (eqntott and tpla). The maximum delay through a PLA can often be reduced by a factor of 2, and power consumption along the critical paths can be reduced by 10 - 30% without increasing maximum delay.
Keywords :
Circuits; Computer science; Delay estimation; Design optimization; Energy consumption; MOS devices; Minimization methods; Programmable logic arrays; Prototypes; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1985. 22nd Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0635-5
Type :
conf
DOI :
10.1109/DAC.1985.1586016
Filename :
1586016
Link To Document :
بازگشت