DocumentCode :
3153365
Title :
4K-cells Resistive and Charge-Base-Capacitive Measurement Test Structure Array (R-CBCM-TSA) for CMOS Logic Process Development, Monitor and Model
Author :
Doong, Kelvin Y Y ; Chang, Keh-Jeng ; Lin, S.C. ; Tseng, H.C. ; Dagonis, Akis ; Pan, Samuel
Author_Institution :
Taiwan Semicond. Manuf. Co., Hsin-Chu
fYear :
2009
fDate :
March 30 2009-April 2 2009
Firstpage :
216
Lastpage :
220
Abstract :
To maximize the design efficiency of the test chip area and maintain the high accuracy measurement requirement of resistors and capacitors, a 4K-cells resistive and charge-base capacitive test structure array is designed for CMOS logic process development, monitor and model. The test chip utilizes 4-terminal (one of 4 is strongly grounded) Kelvin force/sense measurement for resistive-type and charge-base capacitance measurement (CBCM) for capacitive-type test structures. With the aid of memory-addressing design scheme, any one of the device-under-test in an array can be randomly or sequentially selected for testing with all of them sharing a common probe pad group. To accelerate the testing speed, the address control signals of 8 test structure array are connected in parallel for synchronized parallel testing. A 32times16times8 test structure array has been implemented by utilizing a state-of-the-art logic process to demonstrate design feasibility. The results confirm the excellence of this architecture in measurement with 0.1 fF for capacitive and 0.1 ohm for resistive systematic errors, and 7 times testing speed improvement.
Keywords :
CMOS logic circuits; integrated circuit design; integrated circuit modelling; integrated circuit testing; process monitoring; semiconductor process modelling; 4-terminal Kelvin force/sense measurement; 4K-cells resistive measurement test structure; CMOS logic process development; CMOS logic process model; CMOS logic process monitor; address control signals; capacitors; charge-base-capacitive measurement test structure array; design efficiency; memory-addressing design; resistors; synchronized parallel testing; test chip area; testing speed; CMOS logic circuits; CMOS process; Current measurement; Force measurement; Logic arrays; Logic design; Logic testing; Monitoring; Semiconductor device measurement; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronic Test Structures, 2009. ICMTS 2009. IEEE International Conference on
Conference_Location :
Oxnard, CA
Print_ISBN :
978-1-4244-4259-1
Type :
conf
DOI :
10.1109/ICMTS.2009.4814645
Filename :
4814645
Link To Document :
بازگشت