DocumentCode :
3153766
Title :
Development of a Timing Analysis Program for Multiple Clocked Network
Author :
Chan, Edward
Author_Institution :
National Semiconductor, Santa Clara, CA
fYear :
1985
fDate :
23-26 June 1985
Firstpage :
816
Lastpage :
819
Abstract :
This paper describes the development of a timing analysis program for logic networks using both critical path and enumerative trace methods. The program utilizes the dynamic data structure of Pascal and its recursive computing power such that depth first search and breath first search can be carried out for delay calculations in a highly efficient manner. The program detects long and short paths between storage elements, setup and hold time violations of flip-flop, and minimum pulse width violations of clock signals.
Keywords :
Clocks; Computational modeling; Computer networks; Computer simulation; Data structures; Delay; Logic design; Space vector pulse width modulation; Timing; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1985. 22nd Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0635-5
Type :
conf
DOI :
10.1109/DAC.1985.1586044
Filename :
1586044
Link To Document :
بازگشت