DocumentCode :
3154519
Title :
A New Method for Verifying Sequential Circuits
Author :
Supowit, Kenneth J. ; Friedman, Steven J.
Author_Institution :
Department of Computer Science, Princeton University, Princeton, NJ
fYear :
1986
fDate :
29-2 June 1986
Firstpage :
200
Lastpage :
207
Abstract :
We present an algorithm for deciding whether two given synchronous, logic-level sequential circuits are functionally equivalent. Our approach involves a formal symbolic comparison, as opposed to the (often very time-consuming) generation and simulation of numerous test vector sequences. The given circuits need not have the same number of states, nor must they have the same number of inputs -- for example, one circuit may be a parallel implementation and the other serial. Although this is an intractable problem in general, we believe that the method is useful on a broad class of practical circuits; our computational experience thus far is encouraging.
Keywords :
Circuit simulation; Circuit synthesis; Circuit testing; Computational modeling; Computer science; Latches; Logic circuits; Logic design; Scholarships; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1986. 23rd Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0702-5
Type :
conf
DOI :
10.1109/DAC.1986.1586089
Filename :
1586089
Link To Document :
بازگشت