DocumentCode :
3154530
Title :
A Logic Verifier Based on Boolean Comparison
Author :
Odawara, Gotaro ; Tomita, Masahiro ; OKUZAWA, Osamu ; Ohta, Tomomichi ; Zhuang, Zhen Quan
Author_Institution :
Department of Precision Engineering, Faculty of Engineering, University of Tokyo, Tokyo, JAPAN
fYear :
1986
fDate :
29-2 June 1986
Firstpage :
208
Lastpage :
214
Abstract :
This paper proposes a logic VERIFIER, which verifies the correctness of the gate-level design by comparing it with the behavioral description. An improved Boolean comparison technique, which assures the absence of errors without designer´s assist, is proposed. The partitioning and the minimization techniques are effective to reduce the storage required, and indispensable to verify practical sized circuits. If the design is judged incorrect, the system analyzes the result and show the area containing errors. Experimental results have proved that the VERIFIER can detect design errors completely, and indicate them to the designers in comprehensible form.
Keywords :
Boolean functions; Clocks; Combinational circuits; Delay; Design automation; Flip-flops; Logic design; Minimization; Registers; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1986. 23rd Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0702-5
Type :
conf
DOI :
10.1109/DAC.1986.1586090
Filename :
1586090
Link To Document :
بازگشت