Title :
Transistor-Level Test Generation for Physical Failures in CMOS Circuits
Author :
Shih, Hsi-Ching ; Abraham, Jacob A.
Author_Institution :
Computer Systems Group, Coordinated Science Laboratory, University of Illinois, Urbana, IL
Abstract :
A new methodology is proposed for generating tests at the transistor level for realistic failures including bridging faults, and transistor gate-to-source short and gate-to-drain short faults in CMOS combinational circuits. A new tree model for a fault-free CMOS complex gate is used to propagate errors due to faults with much less computation time. The technique adapts the tree structure representation for MOS gates to the D-Algorithm.
Keywords :
CMOS technology; Circuit faults; Circuit testing; Combinational circuits; Jacobian matrices; Logic testing; MOSFETs; Semiconductor device modeling; Switches; Tree data structures;
Conference_Titel :
Design Automation, 1986. 23rd Conference on
Print_ISBN :
0-8186-0702-5
DOI :
10.1109/DAC.1986.1586096