Title :
A Technology Independent Approach to Hierarchical IC Layout Extraction
Author :
Bootehsaz, Ahsan ; Cottrell, Robert A.
Author_Institution :
Department of Electrical Engineering and Electronics, University of Manchester Institute of Science and Technology, Manchester, England.
Abstract :
This Paper describes a set of heuristics for a hierarchical circuit extractor. The strength of these algorithms lies in their capability for fully exploiting the natural hierarchical structure of IC Layouts, and in handling overlapping cell instances without creating partial devices. Technology independence is implemented by keeping all technology dependent information in a user accessible file external to the program, which is also used to define the extent of parameter extraction. Circuit extraction is performed in a bottom-up manner and produces a netlist description with the same hierarchical structure as the Layout.
Keywords :
Application specific integrated circuits; Data mining; Design automation; Feature extraction; Humans; Integrated circuit interconnections; Integrated circuit layout; Integrated circuit technology; Parameter extraction; Parasitic capacitance;
Conference_Titel :
Design Automation, 1986. 23rd Conference on
Print_ISBN :
0-8186-0702-5
DOI :
10.1109/DAC.1986.1586124