Title :
A low-power design method using multiple supply voltages
Author :
Igarashi, M. ; Usami, Kimiyoshi ; Nogami, K. ; Minami ; Kawasaki, Yoji ; Aoki, Toyohiro ; Takano, Masatoshi ; Sonoda, S. ; Ichida, Masatoshi ; Hatanaka, N.
Author_Institution :
Toshiba Corp., Kawasaki, Japan
Abstract :
We present a low-power design method that utilizes the multiple supply voltages. The proposed method reduces the power consumption of random logic circuits by 47% on the average, with up to 15% area overhead, by the combination of "Clustered Voltage Scaling (CVS) scheme" and "Row by Row optimized Power Supply (RRPS) scheme". By the CVS scheme, the optimal netlist, that uses the minimized number of the level converters and the maximized number of the low Vdd gates under the timing constraints, is generated. To avoid the wiring resource consumption and the increase of the interconnect delay caused by the layout constraints of the multiple-supply-voltage design, a new power bus wiring scheme called "RRPS scheme" is proposed. The proposed method is applied to a media processor chip Mpact/sup TM/ and achieved the above mentioned results. In this paper, the emphasis is put on the interrelation between the generation of the two-supply-voltage netlist with the CVS scheme and the layout technology, such as the power supply scheme and the placement of the multiple-supply-voltage gates. The clocking scheme for the multiple supply voltages is also discussed.
Keywords :
CMOS logic circuits; circuit CAD; circuit optimisation; integrated circuit design; logic CAD; Mpact; clocking scheme; clustered voltage scaling scheme; layout constraints; low-power design method; media processor chip; multiple supply voltages; multiple-supply-voltage gates; optimal netlist; power bus wiring scheme; power consumption; random logic circuits; row by row optimized power supply scheme; timing constraints; Delay; Design methodology; Energy consumption; Integrated circuit interconnections; Logic circuits; Optimization methods; Power supplies; Timing; Voltage; Wiring;
Conference_Titel :
Low Power Electronics and Design, 1997. Proceedings., 1997 International Symposium on
Conference_Location :
Monterey, CA, USA
Print_ISBN :
0-89791-903-3