DocumentCode :
315613
Title :
A method of redundant clocking detection and power reduction at RT level design
Author :
Ohnishi, Mitsuhisa ; Yamada, Akihisa ; Noda, Hiroaki ; Kambe, Takashi
Author_Institution :
Sharp Corp., Tenri, Japan
fYear :
1997
fDate :
18-20 Aug. 1997
Firstpage :
131
Lastpage :
136
Abstract :
This paper proposes a novel method to estimate and to reduce redundant power of synchronous circuits at RT level design. Because much redundant power is caused by redundant clockings which activate registers unnecessarily, we detect these clockings. They are detected from the difference of the numbers of incoming and outgoing data of a register. Then we introduce a gated-clock scheme to reduce the power consumption of the circuits using our estimation results. Experimental results demonstrate the accuracy of our method and the effect on power reduction.
Keywords :
CMOS logic circuits; circuit analysis computing; estimation theory; logic CAD; redundancy; timing; RT level design; gated-clock scheme; power analysis; power consumption reduction; redundant clocking detection; redundant power reduction; synchronous circuits; CMOS digital integrated circuits; CMOS technology; Capacitance; Clocks; Digital circuits; Energy consumption; Feeds; Large scale integration; Permission; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 1997. Proceedings., 1997 International Symposium on
Conference_Location :
Monterey, CA, USA
Print_ISBN :
0-89791-903-3
Type :
conf
Filename :
621261
Link To Document :
بازگشت