DocumentCode :
3156285
Title :
Power compiler: a gate-level power optimization and synthesis system
Author :
Chen, Benjamin ; Nedelchev, Ivailo
Author_Institution :
Synopsys Inc., Mountain View, CA, USA
fYear :
1997
fDate :
12-15 Oct 1997
Firstpage :
74
Lastpage :
79
Abstract :
Commercial synthesis tools traditionally perform timing and area optimization, however power reduction is rapidly becoming an equally important design goal. Recent research in power optimization has produced several algorithms, however, each algorithm is focused on one aspect of the whole power equation. This paper describes a commercial tool capable of optimizing power at the gate-level in addition to performing area and timing optimization. A power analysis engine that models all aspects of power consumption is integrated into the optimization tool so that all aspects of power are considered. Experimental results show an average 11.46% reduction on industrial circuits with a peak reduction of 66.62%. All delay constraints are met and an average 9.41% increase in area is observed
Keywords :
circuit layout CAD; logic CAD; Power Compiler; delay constraints; gate-level; optimization tool; power analysis engine; power consumption; power optimization; synthesis; Capacitance; Circuit synthesis; Energy consumption; Libraries; Optimizing compilers; Power dissipation; Semiconductor device modeling; Switching circuits; Timing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1997. ICCD '97. Proceedings., 1997 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-8206-X
Type :
conf
DOI :
10.1109/ICCD.1997.628852
Filename :
628852
Link To Document :
بازگشت