DocumentCode :
3156503
Title :
SSIM: A Software Levelized Compiled-Code Simulator
Author :
Wang, Laung-Terng ; Hoover, Nathan E. ; Porter, Edwin H. ; Zasio, John J.
Author_Institution :
Research & Development Department, AIDA Corporation, Santa Clara, CA
fYear :
1987
fDate :
28-1 June 1987
Firstpage :
2
Lastpage :
8
Abstract :
This paper presents a new logic simulation technique that uses software levelized compiled-code (LCC) for synchronous designs. Three approaches are proposed: C source code, target machine code and interpreted code. The evaluation speed for the software LCC simulator (SSIM) is about 140,000 (gate) evaluations per second using C source code or target machine code, or 50,000 evaluations per second using interpreted code. It is about 40 to 100 times slower than the AIDA hardware LCC simulator, but is about one order of magnitude faster than a traditional software event simulator. For a 32-bit multiplier with gate activity more than 100%, experiments indicate that SSIM runs about 250 to 1,000 times faster than the AIDA event simulator that evaluates about 4,500 gates per second.
Keywords :
Levelized compiled-code (LCC) simulation; Logic simulation; Synchronous design; Acceleration; Analytical models; Circuit simulation; Costs; Discrete event simulation; Hardware; Logic design; Performance analysis; Permission; Timing; Levelized compiled-code (LCC) simulation; Logic simulation; Synchronous design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1987. 24th Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0781-5
Type :
conf
DOI :
10.1109/DAC.1987.203214
Filename :
1586198
Link To Document :
بازگشت