Title :
Memory based multiplier for digital FIR filter
Author :
Akana, Sujana Rani ; Jyothi, Singaraju
Author_Institution :
Electron. & Commun. Eng., Shri Vishnu Eng. Coll. For Women, Bhimavaram, India
Abstract :
Memory based structures are well-suited for many digital signal processing (DSP) applications, which involve multiplication with a fixed set of coefficients. In this paper a lookup-table (LUT)-multiplier-based approach for an efficient memory-based implementation of finite impulse response (FIR) filter is realized where the memory elements store all the possible values of products of the filter coefficients. Memory-based structures are more regular compared with the multiply-accumulate Structures and have many other advantages of less area and reduced-latency implementation since the memory-access-time is much shorter than the usual multiplication-time compared to the conventional multipliers. In this paper this lut multiplier is compared with conventional multiplier like array multiplier using Xilinx which shows this memory based multiplier is having less no. of gates and less combinational delay.
Keywords :
FIR filters; delays; digital signal processing chips; multiplying circuits; table lookup; DSP; LUT-multiplier-based approach; Xilinx; combinational delay; digital FIR filter; digital finite impulse response filter; digital signal processing; lookup-table-multiplier-based approach; memory based multiplier; memory based structure; memory-access-time; multiply-accumulate structure; reduced-latency implementation; Arrays; Digital signal processing; Finite impulse response filter; Logic gates; Memory management; Table lookup; DSP; FIR filter; lut bsed multiplier;
Conference_Titel :
India Conference (INDICON), 2011 Annual IEEE
Conference_Location :
Hyderabad
Print_ISBN :
978-1-4577-1110-7
DOI :
10.1109/INDCON.2011.6139493