Title :
Fast Settling 9GHz PLL Using 528MHz Reference PLL Clock for MB-OFDM UWB System
Author :
Lee, Young Jae ; Hyun, Seok Bong ; Tak, Geum Young ; Yu, Hyun Kyu
Author_Institution :
ETRI, Daejeon
Abstract :
A CMOS phase-locked loop (PLL) which synthesizes frequencies between 6.336~8.976GHz in steps of 528MHz and settles in approximately 150ns using the 528MHz reference clock is presented. Frequency hopping between the bands in the each mode is critical point to design the PLL in the multi-band orthogonal frequency division multiplexing (OFDM) because the frequency switching between each band is less than 9.5ns. To achieve the fast loop settling, the integer-N PLL that operates with the high reference frequency to meet the settling requirement is implemented. Two PLLs that operate at the 9GHz and 528MHz are integrated and shows the band hopping lower than 1ns
Keywords :
CMOS analogue integrated circuits; MMIC; OFDM modulation; clocks; phase locked loops; ultra wideband communication; 528 MHz; 6.336 to 8.976 GHz; 9 GHz; CMOS analog integrated circuits; MB-OFDM UWB system; PLL; frequency hopping; multi-band orthogonal frequency division multiplexing; phase-locked loop; reference clock; voltage controlled oscillators; Active filters; Bandwidth; CMOS integrated circuits; Clocks; Frequency conversion; Frequency synthesizers; Integrated circuit synthesis; OFDM; Phase frequency detector; Phase locked loops; CMOS analog integrated circuits; Phase locked loops; Voltage controlled oscillators;
Conference_Titel :
European Microwave Integrated Circuits Conference, 2006. The 1st
Conference_Location :
Manchester
Print_ISBN :
2-9600551-8-7
DOI :
10.1109/EMICC.2006.282781