Title :
A high performance memory and bus architecture for implementing 2D FFT on a SPMD machine
Author :
Cavadini, M. ; Wosnitza, M. ; Thaler, M. ; Tröster, G.
Author_Institution :
Electron. Lab., Swiss Federal Inst. of Technol., Zurich, Switzerland
Abstract :
In this paper an optimized bus and memory architecture for the implementation of the two dimensional fast Fourier transform (FFT) on a single program multiple data architecture (SPMD) is presented. The data communication requirements of the FFT algorithm are discussed taking into account the bandwidth limitations imposed by the available memory devices. The proposed solution relies on the newest advances in DRAM storage technology. An implementation of the proposed architecture achieves 20 complex 2D FFTs/s on a 1024×1024 pixel image
Keywords :
fast Fourier transforms; memory architecture; parallel architectures; parallel machines; random-access storage; 1024 pixel; 1048576 pixel; 2D FFT; DRAM storage technology; SPMD machine; bandwidth limitations; bus architecture; data communication requirements; memory architecture; single program multiple data architecture; Bandwidth; Data communication; Electronic mail; Fast Fourier transforms; Image resolution; Laboratories; Memory architecture; Parallel processing; Radar signal processing; Signal processing algorithms;
Conference_Titel :
Circuits and Systems, 1997. ISCAS '97., Proceedings of 1997 IEEE International Symposium on
Print_ISBN :
0-7803-3583-X
DOI :
10.1109/ISCAS.1997.621554