DocumentCode :
3157943
Title :
Performance evaluation of Butterfly on-Chip Network for MPSoCs
Author :
Arjomand, Mohammad ; Sarbazi-Azad, Hamid
Author_Institution :
Comput. Eng. Dept., Sharif Univ. of Technol., Tehran
Volume :
01
fYear :
2008
fDate :
24-25 Nov. 2008
Abstract :
By Technology improvement, tens or hundreds of IP cores, operating complex functions with different frequencies, are mapped on-chip. This results in heterogeneous multiprocessor system-on-chip (MPSoC). The most MPSoC design challenges are due to infrastructure interconnect. Network-on-chip (NoC) with multiple constraints to be satisfied is a promising solution for these challenges. It has been shown that infrastructure topology, routing and switching schemes have great effects on overall interconnect performance under different synthesis and real life traffic patterns. In this paper, we evaluate Butterfly network with arbitrary extra stages as MPSoC infrastructure. Different routing and switching strategies are used for architectural consideration. Comparative analysis of results with common NoC infrastructures shows that in bandwidth requirement applications, Butterfly with extra stages and wormhole (and sometimes virtual cut through) switching can tolerate traffic, properly. As case studies, design space exploration including different topologies, routing and switching strategies for two video decoders are presented.
Keywords :
hypercube networks; integrated circuit interconnections; multiprocessing systems; network routing; network topology; network-on-chip; butterfly network; infrastructure topology; interconnect performance; multiple constraints; multiprocessor system-on-chip; network-on-chip; routing schemes; switching schemes; traffic patterns; video decoders; Bandwidth; Decoding; Frequency; Multiprocessing systems; Network synthesis; Network topology; Network-on-a-chip; Routing; Space exploration; Telecommunication traffic; Butterfly Network; Multiprocessor System-on-Chip; Network-on-Chip; Power and performance aware design; Simulation modeling; Virtual cut through switching;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference, 2008. ISOCC '08. International
Conference_Location :
Busan
Print_ISBN :
978-1-4244-2598-3
Electronic_ISBN :
978-1-4244-2599-0
Type :
conf
DOI :
10.1109/SOCDC.2008.4815631
Filename :
4815631
Link To Document :
بازگشت