Title :
Low complexity soft-decision demapper for high order modulation of DVB-S2 system
Author :
Park, Jang Woong ; Sunwoo, Myung Hoon ; Kim, Pan Soo ; Chang, Dae-Ig
Author_Institution :
Sch. of Electr. & Comput. Eng., Ajou Univ., Suwon
Abstract :
This paper presents an efficient soft-decision demapper interface and a low complexity demapper for high-order modulation scheme. The proposed soft-decision demapper interface can operate at a symbol rate and replace the parallel to serial converter by locating between the M-PSK demodulator and the soft-decision demapper. In addition, the proposed soft-decision demapper can reduce the hardware complexity by reusing the multipliers. Moreover, the proposed demapper can support high-order modulation modes. The proposed architectures have been thoroughly verified using a FPGA board having the the Xilinxtrade Virtex II.
Keywords :
communication complexity; convertors; digital video broadcasting; direct broadcasting by satellite; phase shift keying; DVB-S2 system; FPGA board; M-PSK demodulator; digital video broadcasting via satellite; high-order modulation modes; low complexity soft-decision demapper; parallel to serial converter; symbol rate; AWGN; Bit error rate; Computer interfaces; Digital video broadcasting; Forward error correction; Hardware; Parity check codes; Quadrature phase shift keying; Satellite broadcasting; Transponders; DVB-S2; LDPC; LLR; M-PSK; soft-decision demapper;
Conference_Titel :
SoC Design Conference, 2008. ISOCC '08. International
Conference_Location :
Busan
Print_ISBN :
978-1-4244-2598-3
Electronic_ISBN :
978-1-4244-2599-0
DOI :
10.1109/SOCDC.2008.4815678