DocumentCode :
3159085
Title :
A synchronous DRAM controller for an H.264/AVC encoder
Author :
Hyun, GyoungHwan ; Jin, Yongseok ; Jung, Jinsu ; Kim, Seongyoon ; Lee, Hyuk-Jae
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Seoul Nat. Univ., Seoul
Volume :
02
fYear :
2008
fDate :
24-25 Nov. 2008
Abstract :
In order to use a synchronous dynamic RAM (SDRAM) as the off-chip memory of an H.264/AVC encoder, this paper proposes an efficient SDRAM memory controller with an asynchronous bridge. With the proposed architecture, the SDRAM bandwidth is increased by making the operation frequency of an external SDRAM higher than that of the hardware accelerators of an H.264/AVC encoder. Experimental results show that the encoding speed is increased by 30.5% when the SDRAM clock frequency is increased from 100 MHz to 200 MHz while the H.264/AVC hardware accelerators operate at 100 MHz.
Keywords :
DRAM chips; video coding; H.264/AVC encoder; frequency 100 MHz to 200 MHz; off-chip memory; synchronous DRAM controller; synchronous dynamic RAM; Automatic voltage control; Bandwidth; Bridges; Clocks; DRAM chips; Encoding; Frequency; Hardware; Random access memory; SDRAM; Asynchronous bridge; H.264/AVC encoder; SDRAM controller;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference, 2008. ISOCC '08. International
Conference_Location :
Busan
Print_ISBN :
978-1-4244-2598-3
Electronic_ISBN :
978-1-4244-2599-0
Type :
conf
DOI :
10.1109/SOCDC.2008.4815697
Filename :
4815697
Link To Document :
بازگشت