DocumentCode :
3159166
Title :
Design and implementation of low-power digit-serial multipliers
Author :
Chang, Yun-Nan ; Satyanarayana, Janardhan H. ; Parhi, Keshab K.
Author_Institution :
Dept. of Electr. & Comput. Eng., Minnesota Univ., Minneapolis, MN, USA
fYear :
1997
fDate :
12-15 Oct 1997
Firstpage :
186
Lastpage :
195
Abstract :
Digit-serial architectures obtained using traditional unfolding techniques cannot be pipelined beyond a certain level because of the presence of feedback loops. In this paper, a novel design methodology is presented which permits bit-level pipelining of the digit-serial architectures. This achieves sample speeds close to corresponding bit-parallel multipliers with significantly lower area. This increased sample speed can be traded with reduction in power supply voltage resulting in significant reduction in power consumption. The results show that for transformed multipliers with smaller digit-sizes (⩽4), the singly-redundant multiplier consumes the least power and for larger digit sizes, the type-I multiplier consumes the least power. It is also found that the optimum digit-size for least power consumption in type-I and type-III multipliers is ~√(2 W), where W represents the word-length. The proposed digit-serial multipliers consume on an average 20% lower power than the traditional digit-serial architectures for the non-pipelined case, and about 5-15 times lower power for the bit-level pipelined case. Also, modified Booth (1951) recoding is applied to transformed multipliers and it is found that the recoded multipliers consume about 22% lower power than the transformed multipliers without recoding
Keywords :
digital signal processing chips; integrated circuit design; logic design; multiplying circuits; redundancy; bit-level pipelining; bit-parallel multipliers; design methodology; digit-serial architectures; digital signal processing; feedback loops; low-power digit-serial multiplier design; multiplication; optimum digit-size; power consumption; power supply voltage; recoding; sample speed; singly-redundant multiplier; unfolding techniques; word-length; CMOS technology; Clocks; Contracts; Design methodology; Energy consumption; Hardware; Power supplies; Signal processing; Spine; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1997. ICCD '97. Proceedings., 1997 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-8206-X
Type :
conf
DOI :
10.1109/ICCD.1997.628867
Filename :
628867
Link To Document :
بازگشت