DocumentCode :
3159984
Title :
Hybrid built-in self test (BIST) for sequential circuits
Author :
A´ain, A. ; Amin, Muhamad Ridzuan Bin Radin Muhamad ; Adnan, Mahmud
Author_Institution :
Univ. Teknol. Malaysia, Skudai, Malaysia
fYear :
2009
fDate :
25-26 July 2009
Firstpage :
236
Lastpage :
239
Abstract :
As SoC complexity continues to increase, BIST ideas are in big demand to facilitate test procedures. This helps individual blocks of memory and logic to test themselves. Unfortunately, pseudo random pattern testing methods in BIST are known to result in poor fault coverage and long test time for most sequential circuits. Employing more test vectors or using full scan could help increase the fault coverage at the expense of time and silicon area. Long test time as a result of introducing too many clock cycles is a bottleneck in test procedures. In this paper, we try to answer this problem statement. What does it take to achieve high fault coverage by sampling the results at earlier clock cycles? To answer this question, we employ the hold/release clock at test pattern generator and modified random pattern generator (MPRPG) which leads to substantial increase of fault coverage sampled at earlier clocks.
Keywords :
automatic test pattern generation; built-in self test; sequential circuits; hybrid built-in self test; modified random pattern generator; sequential circuits; test pattern generator; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Clocks; Logic testing; Sequential analysis; Sequential circuits; Silicon; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Innovative Technologies in Intelligent Systems and Industrial Applications, 2009. CITISIA 2009
Conference_Location :
Monash
Print_ISBN :
978-1-4244-2886-1
Electronic_ISBN :
978-1-4244-2887-8
Type :
conf
DOI :
10.1109/CITISIA.2009.5224205
Filename :
5224205
Link To Document :
بازگشت