DocumentCode :
3161390
Title :
Variable packet size buffered crossbar (CICQ) switches
Author :
Katevenis, M. ; Passas, G. ; Simos, D. ; Papaefstathiou, I. ; Chrysos, N.
Author_Institution :
Inst. of Comput. Sci., Found. of Res. & Technol., Heraklion, Greece
Volume :
2
fYear :
2004
fDate :
20-24 June 2004
Firstpage :
1090
Abstract :
One of the most widely used architectures for packet switches is the crossbar. A special version of it is the buffered crossbar, where small buffers are associated with the crosspoints; this simplifies scheduling and improves its efficiency and QoS capabilities to the point where the switch needs no internal speedup. Furthermore, by supporting variable length packets throughout a buffered crossbar: (a) there is no need for segmentation and reassembly (SAR) circuits; (b) no speedup is necessary to support SAR; and (c) synchronization between the input and output clock domains is simplified. In turn, the lack of SAR and speedup mean that no output queues are needed, either. In this paper we present an architecture, a chip layout and cost analysis, and a performance evaluation of such a 300 Gbps buffered crossbar operating on variable-size packets. The proposed organization is simple yet powerful, it can be implemented using modern technology, and, as the performance results demonstrate, it clearly outperforms unbuffered crossbars.
Keywords :
buffer circuits; packet switching; quality of service; queueing theory; scheduling; synchronisation; 300 Gbit/s; QoS capabilities; packet switches; quality of service; segmentation and reassembly circuits; variable packet size buffered crossbar switches; Clocks; Computer science; Costs; Energy consumption; Packet switching; Quality of service; Scheduling; Switches; Synchronization; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, 2004 IEEE International Conference on
Conference_Location :
Paris, France
Print_ISBN :
0-7803-8533-0
Type :
conf
DOI :
10.1109/ICC.2004.1312669
Filename :
1312669
Link To Document :
بازگشت