Title :
Parallel Logic Simulation of VLSI Systems
Author :
Chamberlain, Roger D.
Author_Institution :
Computer and Communications Research Center, Department of Electrical Engineering, Washington University, St. Louis, MO
Abstract :
Design verification via simulation is an important component in the development of digital systems. However, with continuing increases in the capabilities of VLSI systems, the simulation task has become a significant bottleneck in the design process. As a result, researchers are attempting to exploit parallel processing techniques to improve the performance of VLSI logic simulation. This tutorial describes the current state-of-the-art in parallel logic simulation, including parallel simulation techniques, factors that impact simulation performance, performance results to date, and the directions currently being pursued by the research community.
Keywords :
Acceleration; Circuit simulation; Computational modeling; Computer simulation; Digital systems; Discrete event simulation; Logic design; Process design; System testing; Very large scale integration;
Conference_Titel :
Design Automation, 1995. DAC '95. 32nd Conference on
Conference_Location :
San Francisco, CA
Print_ISBN :
0-89791-725-1
DOI :
10.1109/DAC.1995.250078