DocumentCode :
3163940
Title :
Simultaneous Gate and Interconnect Sizing for Circuit-Level Delay Optimization
fYear :
1995
fDate :
1995
Firstpage :
690
Lastpage :
695
Abstract :
With delays due to the physical interconnect dominating the overall logic path delays, circuit-level delay optimization must take interconnect effects into account. Instead of sizing only the gates along the critical paths for delay reduction, the trade-off possible by simultaneously sizing gate and interconnect must also be considered. We show that for optimal gate and interconnect sizing, it is imperative that the interaction between the driver and the RC interconnect load be taken into account. We present an iterative sensitivity-based approach to simultaneous gate and interconnect sizing in terms of a gate delay model which captures this interaction. During each iteration, the path delay sensitivities are efficiently calculated and used to size the components along a path.
Keywords :
Algorithm design and analysis; Contracts; Delay effects; Delay estimation; Integrated circuit interconnections; Integrated circuit synthesis; Iterative methods; Logic circuits; Routing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1995. DAC '95. 32nd Conference on
Conference_Location :
San Francisco, CA
ISSN :
0738-100X
Print_ISBN :
0-89791-725-1
Type :
conf
DOI :
10.1109/DAC.1995.250053
Filename :
1586790
Link To Document :
بازگشت