Title :
A heuristic for data path synthesis using multiport memories
Author :
Ahmad, Imtiaz ; Chen, C. Y Roger
Author_Institution :
Dept. of Electr. & Comput. Eng., Syracuse Univ., NY, USA
Abstract :
Recently there has been a trend for the designer to group registers into register files for efficiently implementing large VLSI chips. Multiport memories provide an effective way for such an implementation. Interconnection minimization (such as multiplexers and tristate buffers) has become more difficult with the use of multiport memories. A heuristic is presented which performs functional units and connection allocation tasks simultaneously to get better results for application specific designs assuming that registers have already been grouped to multiport memories. Experiments on benchmarks show very promising results
Keywords :
VLSI; circuit layout CAD; VLSI chips; application specific designs; connection allocation tasks; data path synthesis; heuristic; interconnection minimisation; multiplexers; multiport memories; register files; Hardware; High level synthesis; LAN interconnection; Multiplexing; Random access memory; Registers; Signal processing algorithms; Space exploration; Synthesizers; Very large scale integration;
Conference_Titel :
VLSI, 1992., Proceedings of the Second Great Lakes Symposium on
Conference_Location :
Kalamazoo, MI
Print_ISBN :
0-8186-2610-0
DOI :
10.1109/GLSV.1992.218366