DocumentCode :
3167310
Title :
High-speed VLSI architectures for soft-output Viterbi decoding
Author :
Joeressen, Old ; Vaupel, Martin ; Meyr, Heinrich
Author_Institution :
RWTH Aachen, Germany
fYear :
1992
fDate :
4-7 Aug 1992
Firstpage :
373
Lastpage :
384
Abstract :
During the last few years decoding algorithms that make not only the use of soft quantized inputs but also deliver soft decision outputs have attracted considerable attention because additional coding gains are obtainable in concatenated systems. A prominent member of this class of algorithms is the soft-output viterbi algorithm. In this paper two architectures for high speed VLSI implementations of the soft-output viterbi-algorithm are proposed and area estimates are given for both architectures. The well known trade-off between computational complexity and storage requirements is played to obtain new VLSI architectures with increased implementation efficiency. Area savings in excess of 40% in comparison to straightforward solutions are reported
Keywords :
VLSI; computational complexity; decoding; parallel algorithms; computational complexity; soft-output Viterbi decoding; storage requirements; Concatenated codes; Decoding; Degradation; Delay; Equalizers; Intersymbol interference; Registers; Signal processing; Very large scale integration; Viterbi algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application Specific Array Processors, 1992. Proceedings of the International Conference on
Conference_Location :
Berkeley, CA
ISSN :
1063-6862
Print_ISBN :
0-8186-2967-3
Type :
conf
DOI :
10.1109/ASAP.1992.218558
Filename :
218558
Link To Document :
بازگشت