DocumentCode :
316859
Title :
Optimal clock period clustering for sequential circuits with retiming
Author :
Karandikar, Arvind K. ; Pan, Peichen ; Liu, C.L.
Author_Institution :
Intel Corp., Folsom, CA, USA
fYear :
1997
fDate :
12-15 Oct 1997
Firstpage :
122
Lastpage :
127
Abstract :
We consider the problem of clustering sequential circuits subject to a bound on the area of each cluster, with the objective of minimizing clock period. Current algorithms address combinational circuits only, and treat a sequential circuit as a special case, by removing the flip-flops (FFs) and clustering the remaining combinational logic. This approach segments a circuit and assumes the positions of the FFs are fixed. The positions of FFs are in fact dynamic, because of retiming. As a result, current algorithms can only consider a small portion of the available solution space. In this paper, we present a clustering algorithm that does not remove the FFs. It also considers the effect of retiming. The algorithm can produce clustering solutions with optimal clock periods under the unit delay model. For the general delay model, it can produce clustering solutions with clock periods provably close to minimum
Keywords :
delays; flip-flops; logic CAD; sequential circuits; timing; clustering algorithm; combinational logic; flip-flops; optimal clock period clustering; optimal clock periods; retiming; sequential circuit; unit delay model; Clocks; Clustering algorithms; Combinational circuits; Delay; Design automation; Flip-flops; Heuristic algorithms; Partitioning algorithms; Sequential circuits; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1997. ICCD '97. Proceedings., 1997 IEEE International Conference on
Conference_Location :
Austin, TX
ISSN :
1063-6404
Print_ISBN :
0-8186-8206-X
Type :
conf
DOI :
10.1109/ICCD.1997.628858
Filename :
628858
Link To Document :
بازگشت