DocumentCode :
3169345
Title :
A dynamically reconfigurable asynchronous processor
Author :
Fawaz, K.A. ; Arslan, T. ; Khawam, S. ; Muir, M. ; Nousias, I. ; Lindsay, I. ; Erdogan, A.
Author_Institution :
Sch. of Eng., Univ. of Edinburgh, Edinburgh, UK
fYear :
2010
fDate :
13-14 June 2010
Firstpage :
93
Lastpage :
96
Abstract :
The main design requirements for high-throughput mobile applications are energy efficiency and programmability. This paper presents a novel dynamically reconfigurable processor that targets these requirements. Our processor consists of a heterogeneous array of coarse grain asynchronous cells. The architecture maintains most of the benefits of custom asynchronous design, while also providing programmability via conventional high-level languages. Results show that our processor delivers considerably lower power consumption when compared to a market leading VLIW and a low-power ARM processor, while maintaining their throughput performance. For example, our processor resulted in a reduction in power consumption over the ARM7 processor of over 9 times when running the bilinear demosaicing algorithm at the same throughput. Our processor was also compared to an equivalent synchronous design, resulting in a power reduction of up to 15%.
Keywords :
microprocessor chips; mobile computing; multiprocessing systems; reconfigurable architectures; VLIW; bilinear demosaicing algorithm; coarse grain asynchronous cells; dynamically reconflgurable asynchronous processor; high level languages; high throughput mobile applications; low power ARM processor; Application software; Clocks; Energy consumption; Energy efficiency; Field programmable gate arrays; Frequency synchronization; Hardware; Logic arrays; Throughput; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application Specific Processors (SASP), 2010 IEEE 8th Symposium on
Conference_Location :
Anaheim, CA
Print_ISBN :
978-1-4244-7953-5
Type :
conf
DOI :
10.1109/SASP.2010.5521141
Filename :
5521141
Link To Document :
بازگشت