DocumentCode :
3175122
Title :
Modeling, design and fabrication of ultra-thin and low CTE organic interposers at 40µm I/O pitch
Author :
Zihan Wu ; Nair, Chandrasekharan ; Suzuki, Yuya ; Fuhan Liu ; Smet, Vanessa ; Foxman, Daniel ; Mishima, H. ; Ryuta, Furuya ; Sundaram, Venky ; Tummala, Rao R.
Author_Institution :
3D Syst. Packaging Res. Center, Georgia Inst. of Technol., Atlanta, GA, USA
fYear :
2015
fDate :
26-29 May 2015
Firstpage :
301
Lastpage :
307
Abstract :
This paper presents a comprehensive study on the fundamental factors that impact the scalability of organic interposers to 40μm area array bump pitch, leading to the design and fabrication of ultra-thin and low CTE organic interposers at 40μm pitch. Silicon interposers were the first substrates used for 2.5D integration of logic and memory ICs at close proximity. However, the high cost and electrical loss of wafer back end of line (BEOL) silicon interposers has fueled the need for fine-pitch organic interposers. Organic substrates face two primary challenges in achieving finer I/O pitch: layer-to-layer mis-registration during copper-polymer re-distribution layer (RDL) fabrication due to the thermo-mechanical stability issue of organic laminate cores, and warpage during chip assembly on thin core substrates. This paper studies these two fundamental factors by finite element modeling (FEM) and experimental characterization, resulting in RDL design guidelines for low mis-registration and warpage. Reducing the copper thickness in each layer as well as the thickness of the polymer dielectric to below 10μm, resulted in significant reduction in CTE mismatch-induced stresses at different interfaces. The modeling-based design was verified by fabrication of a multi-layer RDL stack on 100μm thin low coefficient of thermal expansion (CTE) organic cores with ultra-thin build-up layers to achieve a bump pitch of 40μm. The assembly of chips on the thin organic interposer was optimized to minimize the warpage, leading to the demonstration of two-chip 2.5D organic interposers.
Keywords :
copper; dielectric materials; fine-pitch technology; finite element analysis; integrated memory circuits; laminates; logic circuits; polymers; semiconductor technology; silicon; thermal expansion; 2.5D integration; BEOL; CTE mismatch-induced stress; FEM; I/O pitch; RDL fabrication; array bump pitch; chip assembly; coefficient of thermal expansion; copper-polymer redistribution layer; electrical loss; fine-pitch organic interposer; finite element modeling; layer-to-layer misregistration; logic IC; memory IC; multilayer RDL stack fabrication; organic laminate core; polymer dielectric; silicon interposer; thermomechanical stability issue; thin core substrate; ultrathin CTE; ultrathin build-up layer; wafer back end of line; warpage minimization; Assembly; Copper; Dielectrics; Fabrication; Films; Laminates; Vehicles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC) , 2015 IEEE 65th
Conference_Location :
San Diego, CA
Type :
conf
DOI :
10.1109/ECTC.2015.7159608
Filename :
7159608
Link To Document :
بازگشت