DocumentCode :
3175438
Title :
An ANSI standard ISDN transceiver chip set
Author :
Khorramabadi, H. ; Agazzi, O.E. ; Koh, T. ; Haider, S.S. ; Anidjar, J. ; Cassiday, D.R. ; Daubert, S.J. ; Gerveshi, C.M. ; Kumar, S.P. ; Lalumia, M. ; Ollo, S. ; Peterson, T.R. ; Price, D.L. ; Tracy, P.H. ; Walden, R.W. ; Wilson, G.A. ; Dwarakanath, M.R.
Author_Institution :
AT&T Bell Lab., Murray Hill, NJ, USA
fYear :
1989
fDate :
15-17 Feb. 1989
Firstpage :
256
Lastpage :
257
Abstract :
The authors describe a two-chip ISDN U-interface transceiver based on the American National Standards Institute (ANSI) 2B1Q line code. The two chips are the analog front-end (AFE) which performs the line interfacing and data conversion functions and the digital subscriber loop (DSL) processor which performs the algorithm-specific signal processing (ASSP) functions in the receive path and in addition, the control, maintenance, and access functions (CMA). The ASSP functions are decimation of the sigma-delta modulator output from the AFE, linear and nonlinear echo cancellation, automatic gain control, interpolation, decision feedback equalization, and timing recovery. The CMA provides access to the digital interface and performs functions such as wire polarity check, rate conversion, framing, cyclic redundancy code generation and check, scrambling and descrambling, activation-deactivation, and start-up control. Successful operation of prototype chip sets has been demonstrated in a laboratory environment for a 26-gauge cable of lengths up to 18000 ft.<>
Keywords :
ISDN; automatic gain control; equalisers; standards; subscriber loops; transceivers; 2B1Q line code; ANSI standard; ISDN transceiver chip set; U-interface; access functions; activation-deactivation; algorithm-specific signal processing; analog front-end; automatic gain control; cyclic redundancy code generation; data conversion functions; decision feedback equalization; descrambling; digital subscriber loop; framing; interpolation; laboratory environment; line interfacing; nonlinear echo cancellation; rate conversion; receive path; scrambling; sigma-delta modulator output; start-up control; timing recovery; wire polarity check; ANSI standards; Automatic control; Code standards; DSL; Data conversion; Delta-sigma modulation; Digital signal processing chips; ISDN; Signal processing algorithms; Transceivers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1989. Digest of Technical Papers. 36th ISSCC., 1989 IEEE International
Conference_Location :
New York, NY, USA
Type :
conf
DOI :
10.1109/ISSCC.1989.48279
Filename :
48279
Link To Document :
بازگشت