DocumentCode :
3176095
Title :
C-V extraction method for gate fringe capacitance and gate to source-drain overlap length of LDD MOSFET
Author :
Kahng, Jae-Rok ; Moon, Jang-Won ; Kim, Jin-Hyoung
Author_Institution :
Memory R&D Div., Hyundai Electron. Ind. Co. Ltd., Ichon, South Korea
fYear :
2001
fDate :
2001
Firstpage :
59
Lastpage :
63
Abstract :
Gate to source-drain overlap length becomes a more critical quantity in device modeling as the channel length of the transistor decreases. In this paper, we present an improved capacitance-voltage measurement method for determination of the gate to source/drain overlap length and the gate to source/drain overlap capacitance, which is applicable to deep sub-micrometer devices. To obtain exact results, we have taken into account the effects of various parasitic components which mainly come from measurement equipment, test structures, and the device itself, such as the gate sidewall fringe capacitance
Keywords :
MOSFET; capacitance; semiconductor device measurement; semiconductor device models; C-V extraction method; LDD MOSFET; capacitance-voltage measurement method; device modeling; gate fringe capacitance; gate sidewall fringe capacitance; gate to source-drain overlap length; gate to source/drain overlap capacitance; gate to source/drain overlap length; measurement equipment; parasitic components; test structures; transistor channel length; CMOS technology; Capacitance measurement; Capacitance-voltage characteristics; Electronics industry; Length measurement; MOSFET circuits; Moon; Parasitic capacitance; Research and development; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronic Test Structures, 2001. ICMTS 2001. Proceedings of the 2001 International Conference on
Conference_Location :
Kobe
Print_ISBN :
0-7803-6511-9
Type :
conf
DOI :
10.1109/ICMTS.2001.928638
Filename :
928638
Link To Document :
بازگشت