DocumentCode :
3176116
Title :
An acoustic echo canceler
Author :
Hsu, W. ; Chui, F. ; Hodges, D.A.
Author_Institution :
California Univ., Berkeley, CA, USA
fYear :
1989
fDate :
15-17 Feb. 1989
Firstpage :
264
Lastpage :
265
Abstract :
The authors describe an experimental 1000-tap, single-chip, programmable acoustic echo canceler designed in a 3- mu m, double-metal, p-well, CMOS technology. Hardware minimization is considered from both the system and the architecture perspective. To implement more simply an echo-canceler chip with 1000 taps, floating-point representations for both data and coefficients are used to accommodate the wide dynamic range of the speech signal (6 mantissa bits for the data, 14 mantissa bits for the coefficients, and 3 exponent bits for each). Required memory is reduced from 34 kb to 26 kb. The data paths for adaptation and convolution are designed with emphasis on regularity and modularity. The echo return loss and the convergence performance of a prototype operating at 1000 taps are shown.<>
Keywords :
CMOS integrated circuits; echo suppression; 3 micron; CMOS technology; acoustic echo canceler; adaptation; convergence performance; convolution; double-metal p-well technology; dynamic range; echo return loss; exponent bits; floating-point representations; mantissa bits; taps; Clocks; Convolution; Counting circuits; Digital signal processors; Dynamic range; Echo cancellers; Feedback; Loudspeakers; Telephony; Transversal filters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1989. Digest of Technical Papers. 36th ISSCC., 1989 IEEE International
Conference_Location :
New York, NY, USA
Type :
conf
DOI :
10.1109/ISSCC.1989.48283
Filename :
48283
Link To Document :
بازگشت