DocumentCode :
3178127
Title :
Block-basis on-line BIST architecture for embedded SRAM using wordline and bitcell voltage optimal control
Author :
Yoshikawa, Masahiro ; Okumura, Shunsuke ; Nakata, Yohei ; Kagiyama, Yuki ; Kawaguchi, Hiroshi ; Yoshimoto, Masahiko
Author_Institution :
Kobe Univ., Kobe, Japan
fYear :
2011
fDate :
14-16 March 2011
Firstpage :
1
Lastpage :
4
Abstract :
A system on a chip (SoC) is becoming smaller and denser. Shrinking transistor size facilitates the integration of functionality on the chip operating at low supply voltage, although this trend lowers the silicon chip reliability. Nevertheless, it is necessary to maintain complete functionality during a long duration, even under changing environments such as temperature fluctuation and/or device wearout: Bias temperature instability must be considered as a time-varying parameter as well. Consequently, techniques that can maintain chip reliability with self-diagnosis and self-repair capabilities are required. In this paper, we propose a dependable SRAM with a built-in self-test that can diagnose and repair itself using wordline and bitcell voltage control. The proposed SRAM comprises memory blocks; each block has independent supply voltages for the wordlines and bitcells. This diagnosis and repair scheme is especially effective for faults that occur in the field. The self-testing capability is available on-line. It is completely transparent to a user, who can use the SRAM with no modification or speed degradation in the memory access protocol. A 1-Mb (64-Kb × 16 blocks) SRAM with the BIST was fabricated with a 65-nm CMOS process and verified. The area overhead is 2.8%.
Keywords :
CMOS memory circuits; SRAM chips; built-in self test; integrated circuit reliability; integrated circuit testing; system-on-chip; voltage control; CMOS process; SoC; bias temperature instability; bitcell voltage optimal control; block-basis on-line BIST architecture; device wearout; diagnosis-repair scheme; embedded SRAM; memory access protocol; self-testing capability; silicon chip reliability; size 65 nm; storage capacity 1 Mbit; system on a chip; temperature fluctuation; transistor size; wordline voltage control; Built-in self-test; Computer architecture; Generators; Random access memory; Reliability; Transistors; BISR; BIST; SRAM; background; fault model; on-line; test;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2011 12th International Symposium on
Conference_Location :
Santa Clara, CA
ISSN :
1948-3287
Print_ISBN :
978-1-61284-913-3
Type :
conf
DOI :
10.1109/ISQED.2011.5770744
Filename :
5770744
Link To Document :
بازگشت