Title :
A novel methodology for flip-flop optimization and characterization in NOC design space
Author :
Tiwari, Satish Chandra ; Singh, Kunwar ; Gupta, Maneesha
Author_Institution :
Dept. of ECE, N.S.I.T. (Univ. of Delhi), Delhi, India
Abstract :
The paper proposes a new methodology for optimization and characterization of flip-flops that can be utilized in designing EDA tool for NOC. In automated RTL to GDS II design space there is requirement of libraries with large number of cells. Now each design can have large number of different driving strength cells. Hence the paper proposes a methodology by virtue of which the library size can be reduced while reducing complexity. The proposed approach utilizes Levenberg-Marquardt (LM) algorithm embedded in SPICE. The optimization and characterization process is entirely automated which can dramatically reduce the time required for digital integrated circuit design process. Moreover, a new flip-flop for low noise environment is proposed and compared with benchmark flip-flops using the proposed methodology. To obtain the relative performance of proposed designs with in specified design constraints, extensive spice simulations were performed using 180nm technology with BSIM 3v3 parameters and 250MHz clock frequency. The automated layouts were also generated and post layout simulation with RC extraction were executed using Mentor Graphics tool.
Keywords :
SPICE; flip-flops; logic design; network-on-chip; optimisation; BSIM; EDA tool; GDS II design space; LM algorithm; Levenberg-Marquardt algorithm; NOC design space; SPICE; automated RTL; digital integrated circuit design process; flip-flop optimization; frequency 250 MHz; mentor graphic tool; size 180 nm; Clocks; Delay; Flip-flops; Logic gates; Optimization; Power dissipation; Transistors; CMOS; Flip-Flop; Low power; Optimization; VLSI;
Conference_Titel :
Information and Communication Technologies (WICT), 2011 World Congress on
Conference_Location :
Mumbai
Print_ISBN :
978-1-4673-0127-5
DOI :
10.1109/WICT.2011.6141253