DocumentCode :
3184504
Title :
High-performance arithmetic coding VLSI macro for the H.264 video compression standard
Author :
Nunez, Jose Luis ; Chouliaras, V.A.
Author_Institution :
Dept. of Electr. & Electron. Eng., Bristol Univ., UK
fYear :
2005
fDate :
8-12 Jan. 2005
Firstpage :
287
Lastpage :
288
Abstract :
This work investigates the algorithmic complexity of arithmetic coding in the new H.264 video coding standard and proposes a coprocessor to reduce it by more than an order of magnitude. The coprocessor is based on an innovative algorithm named the MZ-coder and maintains the original coding efficiency with a multiplication-free, non-stalling, fully pipelined architecture with modest hardware requirements. The coprocessor delivers a constant throughput for both coding and decoding of 1 bit per cycle and can be attached to a controlling CPU whose ISA has been extended with arithmetic coding instructions.
Keywords :
VLSI; arithmetic codes; computational complexity; coprocessors; data compression; decoding; pipeline processing; video coding; H.264 standard; MZ-coder; VLSI macro; algorithmic complexity; coding efficiency; constant throughput; coprocessor; decoding; high-performance arithmetic coding; multiplication-free architecture; nonstalling architecture; pipelined architecture; video coding; video compression; Arithmetic; Code standards; Computational efficiency; Coprocessors; Hardware; Throughput; Very large scale integration; Video codecs; Video coding; Video compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Consumer Electronics, 2005. ICCE. 2005 Digest of Technical Papers. International Conference on
Print_ISBN :
0-7803-8838-0
Type :
conf
DOI :
10.1109/ICCE.2005.1429830
Filename :
1429830
Link To Document :
بازگشت