DocumentCode :
3185562
Title :
Saddle node bifurcation in a PLL
Author :
Stensby, John
Author_Institution :
Dept. of Electr. & Comput. Eng., Alabama Univ., Huntsville, AL, USA
fYear :
1993
fDate :
4-7 Apr 1993
Firstpage :
0.666666666666667
Abstract :
New results are given on the phenomenon of false lock in second-order, Type I PLLs (phase-locked loops) with a constant frequency reference of ωi and a VCO (voltage-controlled oscillator) quiescent frequency of ωo. Of interest here is the stable false lock state whose frequency error approaches ω io as loop gain δ approaches zero. Once the loop is in this stable false lock state, its closed-loop frequency error decreases with increasing δ until a point δ 1 is reached where the false lock state can be continued no further. Saddle-node bifurcation is shown to occur at δ1. The stable false-lock state is a stable hyperbolic limit cycle which bifurcates from δ1, and it can be continued on 0 ⩽δ⩽δ1. A second limit cycle bifurcates from δ1; it is unstable; and it can be continued on an interval δ2 < δ ⩽δ 1, where δ2 > 0. Both cycles become semi-stable at δ1, and neither can be continued for δ > δ1. Two numerical algorithms are discussed which are useful for analyzing the false locked PLL under consideration
Keywords :
bifurcation; circuit stability; phase locked loops; closed-loop frequency error; constant frequency reference; false locked PLL; frequency error; numerical algorithms; phase-locked loops; quiescent frequency; saddle node bifurcation; second order Type 1 PLL; stable false lock state; stable hyperbolic limit cycle; voltage-controlled oscillator; Algorithm design and analysis; Bifurcation; Computer errors; Equations; Frequency locked loops; Limit-cycles; Phase locked loops; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Southeastcon '93, Proceedings., IEEE
Conference_Location :
Charlotte, NC
Print_ISBN :
0-7803-1257-0
Type :
conf
DOI :
10.1109/SECON.1993.465743
Filename :
465743
Link To Document :
بازگشت