DocumentCode :
3187629
Title :
A Sigma-Delta Fractional-N Frequency Synthesizer Based on ADPLL
Author :
Sun, Wei ; Wen, Hexiang ; Gao, Lizhong
Author_Institution :
Sch. of Inf. Sci. & Eng., Southeast Univ., Nanjing, China
Volume :
1
fYear :
2010
fDate :
11-12 May 2010
Firstpage :
340
Lastpage :
342
Abstract :
In this paper, we propose a fractional-N frequency synthesizer based on All Digital Phase Locked Loop (ADPLL). We use phase-frequency detector as PD, up/down counter as LF, P-Divider counter as DCO, and the dual-modulus N/N+1 divider is controlled by the output of the sigma-delta modulation to achieve the goal of spur reduction. The Sigma Delta Modulator (SDM) have noise-shaping characteristic though SDM will introduce inevitable quantization noise. We discuss the phase noise caused by the quantization noise brought by the Sigma-Delta noise-shaping technique.
Keywords :
counting circuits; frequency synthesizers; phase locked loops; sigma-delta modulation; ADPLL; P-divider counter; SDM; all digital phase locked loop; dual-modulus N-N+1 divider; phase-frequency detector; sigma-delta fractional-N frequency synthesizer; sigma-delta modulation; sigma-delta noise-shaping technique; spur reduction; up-down counter; Counting circuits; Delta modulation; Delta-sigma modulation; Frequency synthesizers; Noise shaping; Phase detection; Phase frequency detector; Phase locked loops; Phase noise; Quantization; ADPLL; Fractional-N; Frequency Synthesizer; Noise-Shaping; Sigma-Delta;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Computation Technology and Automation (ICICTA), 2010 International Conference on
Conference_Location :
Changsha
Print_ISBN :
978-1-4244-7279-6
Electronic_ISBN :
978-1-4244-7280-2
Type :
conf
DOI :
10.1109/ICICTA.2010.660
Filename :
5522457
Link To Document :
بازگشت