DocumentCode :
318848
Title :
Integrated and automated design-for-testability implementation for cell-based ICs
Author :
Ono, Toshinobu ; Wakui, Kazuo ; Hikima, Hitoshi ; Nakamura, Yoshiyuki ; Yoshida, Masaaki
fYear :
1997
fDate :
17-19 Nov 1997
Firstpage :
122
Lastpage :
125
Abstract :
This paper presents several design-for-testability (DFT) techniques for cell-based ICs. In the design of cell-based ICs, embedded cores are often used along with the user defined random logic. The existence of embedded cores makes chip level testing more difficult and complicated. Various test methods, such as test bus, internal and boundary scan, and BIST are selectively employed according to the target devices. The structures of those DFT methods being used for actual cell-based ASIC designs are described with their overhead in sample chips. How they are effectively integrated and automated is also explained
Keywords :
application specific integrated circuits; boundary scan testing; built-in self test; cellular arrays; design for testability; integrated circuit testing; logic design; logic testing; DFT; Iddq test; RAM BIST; automated design-for-testability; boundary scan; boundary scan test; cell-based ASIC design; cell-based IC; embedded cores; fault coverage; internal and boundary scan; test bus; Built-in self-test; Circuit testing; Decoding; Design for testability; Logic design; Logic devices; Logic testing; Multiplexing; National electric code; Pins;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 1997. (ATS '97) Proceedings., Sixth Asian
Conference_Location :
Akita
ISSN :
1081-7735
Print_ISBN :
0-8186-8209-4
Type :
conf
DOI :
10.1109/ATS.1997.643946
Filename :
643946
Link To Document :
بازگشت