DocumentCode :
3188665
Title :
A unified fault model and test generation procedure for interconnect opens and bridges
Author :
Chen, Gang ; Reddy, Sudhakar ; Pomeranz, Irith ; Rajski, Janusz ; Engelke, Piet ; Becker, Bernd
Author_Institution :
Dept. of ECE, Iowa Univ., IA, USA
fYear :
2005
fDate :
22-25 May 2005
Firstpage :
22
Lastpage :
27
Abstract :
A unified gate-level fault model for interconnect opens and bridges is proposed. Defects are modeled as constrained multiple line stuck-at faults. A novel feature of the proposed fault model is its flexibility to accommodate increasing levels of accuracy. Additionally the model does not require accurate device level circuit models to achieve desired accuracy. Efficient methods for fault simulation and test generation are discussed and experimental results on benchmark circuits and industrial designs are presented. The experimental results presented show that the tests generated using simpler versions of the proposed fault model achieve higher defect coverage than the tests using two currently popular methods to derive high defect coverage tests.
Keywords :
automatic test pattern generation; fault simulation; integrated circuit interconnections; integrated circuit modelling; integrated circuit testing; logic testing; automatic test pattern generation; constrained multiple line stuck-at faults; defect modeling; fault simulation; integrated circuit modeling; integrated circuit testing; interconnect bridges; interconnect opens; test generation; unified fault model; unified gate-level fault model; Benchmark testing; Bridge circuits; Circuit faults; Circuit simulation; Circuit testing; Cities and towns; Fault detection; Graphics; Integrated circuit interconnections; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2005. European
Print_ISBN :
0-7695-2341-2
Type :
conf
DOI :
10.1109/ETS.2005.6
Filename :
1430004
Link To Document :
بازگشت