DocumentCode :
3189411
Title :
Exploiting an infrastructure IP to reduce memory diagnosis costs in SoCs
Author :
Bernardi, P. ; Grosso, M. ; Rebaudengo, M. ; Reorda, M. Sonza
Author_Institution :
Dipt. di Automatica e Informatica, Politecnico di Torino, Italy
fYear :
2005
fDate :
22-25 May 2005
Firstpage :
202
Lastpage :
207
Abstract :
Discriminating between good and faulty chips is often not enough during IC manufacturing phases, where a complete understanding about failure mechanisms is required to ramp up production yield. When considering embedded memories, information about the whole set of faults needs to be extracted from the IC and processed: this asks for solutions supporting high data volume transfer. We propose an embedded architecture allowing efficient diagnosis of SoCs containing several BISTed memory cores, which minimizes ATE memory requirements for pattern storage and drastically speeds up the complete diagnostic procedure. Experimental results highlight the convenience of the approach with respect to alternative ATE driven procedures, while resorting to negligible area overhead.
Keywords :
automatic test equipment; built-in self test; embedded systems; fault diagnosis; integrated circuit testing; integrated circuit yield; integrated memory circuits; system-on-chip; IC manufacturing phases; automatic test equipment; built-in self-test; data volume transfer; embedded architecture; embedded memories; failure mechanisms; fault diagnosis; infrastructure IP; memory cores; memory diagnosis costs; pattern storage; production yield; system-on-chip; Automatic testing; Centralized control; Circuit faults; Circuit testing; Costs; Delay; Frequency; Scalability; Space technology; Test equipment;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2005. European
Print_ISBN :
0-7695-2341-2
Type :
conf
DOI :
10.1109/ETS.2005.23
Filename :
1430031
Link To Document :
بازگشت