Title :
Modeling and analysis of manufacturing variations
Author_Institution :
IBM Corp., Austin, TX, USA
Abstract :
Process-induced variations are an important consideration in the design of integrated circuits. Until recently, it was sufficient to model die-to-die shifts in device performance, leading to the well known worst-case modeling and design methodology. However, current and near-future integrated circuits are large enough that device and interconnect parameter variations within the chip are as important as those same variations from chip to chip. This presents a new set of challenges for process modeling and characterization and for the associated design tools and methodologies. This paper examines the sources and trends of process variability, the new challenges associated with the increase in within-die variability analysis, and proposes a modeling and simulation methodology to deal with this variability
Keywords :
integrated circuit manufacture; integrated circuit modelling; probability; statistical analysis; IC design; device parameter variations; integrated circuits; interconnect parameter variations; manufacturing variations; modeling methodology; process characterization; process modeling; process variability; process-induced variations; simulation methodology; within-die variability analysis; Analytical models; Circuit noise; Circuit simulation; Clocks; Crosstalk; Integrated circuit interconnections; Laboratories; Logic; Virtual manufacturing; Wire;
Conference_Titel :
Custom Integrated Circuits, 2001, IEEE Conference on.
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-6591-7
DOI :
10.1109/CICC.2001.929760